

### Features

- LIN 2.x/ISO 17987-4:2016 (12V)/SAE J2602 compliant
- Compatible with K line
- Built-in over-temperature protection function (thermal shutdown
- > Built-in 30K $\Omega$  bus pull-up slave resistor
- Bus current limiting protection function
- Battery power failure detection function
- Very low power consumption sleep mode and standby mode
- Support remote wake-up
- ➢ Baud rate up to 20 kBd
- High ElectroMagnetic Immunity (EMI)
- Available in SOP8 and HVSON8 packages

### Description

Outline



Fig 1. Provide green and environmentally friendly lead-free package

SIT1027 is a local interconnect network (LIN) physical layer transceiver that complies with LIN2.0, LIN2.1, LIN2.2, LIN2.2A, ISO 17987-4:2016 (12V) and SAE J2602 standards. It is mainly suitable for in-vehicle networks with a transmission rate of 1kbps to 20kbps. SIT1027 controls the state of the LIN bus through the TXD pin, and can convert the data stream sent by the protocol controller into a bus signal with the best slew rate and waveform shaping to minimize electromagnetic radiation emission (EME). The LIN bus output pin has an internal pull-up resistor. Only when used as a master node, the LIN bus port needs to be pulled up to  $V_{BAT}$  through an external resistor in series with a diode. SIT1027 receives the data stream on the bus through the LIN pin, and transmits the data to the external microcontroller through the receiver's output pin RXD.

SIT1027 can operate in the range of 5.5V~27V and supports 12V applications. SIT1027 has an extremely low quiescent current consumption in sleep mode and standby mode. It can quickly minimize power consumption in the event of a failure. The device can be placed in normal mode via a signal on the pin SLP\_N.

# SIT1027 Local Interconnect Network (LIN) transceiver Pin Configuration RXD [] 0 8 n.c. SLP\_N [] 0 8 n.c. SLP\_N [] SIT1027 7 VBAT n.c. [] 3 SIT1027 6 LIN



TXD

4

5 GND

# Pin description

| Pin | Symbol           | Description                                                                                                             |
|-----|------------------|-------------------------------------------------------------------------------------------------------------------------|
| 1   | RXD              | receive data output (open-drain); active LOW after a wake-up event                                                      |
| 2   | SLP_N            | sleep control input (active LOW); controls inhibit output; resets wake-up source flag on TXD and wake-up request on RXD |
| 3   | n.c.             | No contact                                                                                                              |
| 4   | TXD              | transmit data input                                                                                                     |
| 5   | GND              | ground                                                                                                                  |
| 6   | LIN              | LIN bus line input/output                                                                                               |
| 7   | V <sub>BAT</sub> | battery supply voltage                                                                                                  |
| 8   | n.c.             | No contact                                                                                                              |

Table 1. Pin description

NOTE: In the DFN3\*3-8/HVSON8 package, the pad on the back is connected to the GND pin of the chip. In order to obtain better heat dissipation performance, the pad on the back can be connected to a suitable "ground" on the PCB board.





Fig 3. Block diagram

#### 1 Overview

The SIT1027 is an interface device used between the LIN protocol controller and the physical bus. It can be used in trucks, buses, cars and industrial control with a data rate up to 20kBd. The SIT1027 receives the data stream sent by protocol controller at the pin TXD, and converts it into a bus signal with appropriate slew rate and waveform shaping. The input data on LIN bus is output to external microcontroller by pin RXD. This device is compliant with LIN2.0/LIN2.1/LIN2.2/LIN2.2A/ISO 17987-4:2016 (12V) and SAE J2602 standards.

#### 2 Short-circuit protection

Pin TXD provides an internal pull-down to GND to apply a predefined level on TXD when it is not enabled. The pin SLP\_N also provides an internal pull-down to force the transceiver to enter sleep mode when SLP\_N is not enabled.

Pin RXD will be left floating and limit the output current of transmitter to prevent a short-circuit between LIN and VBAT or GND if the supply on pin VBAT is turned off. There is no reverse current at the bus terminal, and the connection between LIN supply can be shut off without affecting the bus.

#### **3** Thermal Shutdown

In normal mode, the over-temperature protection circuit will disable the output driver when the junction temperature of SIT1027 exceeds the shutdown junction temperature Tj(sd). the over-temperature protection

**Feature Description** 

circuit will disable the output driver; when the junction temperature is lower than the hysteresis temperature, the driver is enabled again.

### 4 Undervoltage detection on V<sub>BAT</sub>

If  $V_{BAT}$  is lower than  $V_{th(VBATL)L}$  during use, the protection circuit will disable the output driver; when  $V_{BAT}$  >  $V_{th(VBATL)H}$ , the driver will be enabled again.

### 5 Operating modes

As shown in Fig 4, the SIT1027 supports four functional modes for normal operation (Normal mode), power-up (Power-on mode), standby operation (Standb mode) and very-low-power operation (Sleep mode). The operating states in each mode are shown in Table 2.

**Sleep mode:** This mode is the most power saving mode of the SIT1027. It can be woken up remotely via pin LIN, or activated directly via pin SLP\_N. In order to prevent SIT1027 from waking up due to accidental wake-up events caused by automotive transients or EMI, filters are designed at the receiver's input (LIN pin) and SLP\_N pin. The necessary condition for SIT1027 to be awakened in sleep mode is: the time to wake it up remotely through the LIN pin must be greater than  $t_{wake(dom)LIN}$  (the wake-up time of LIN); the time to wake up directly through the SLP\_N pin must be greater than  $t_{gotonorm}$ .

In normal mode, when SLP\_N pin has a falling edge and SLP\_N remains low for longer than  $t_{gotosleep}$ , SIT1027 enters sleep mode.

**Standby mode:** SIT1027 has very low static power consumption in this mode. When SIT1027 is in sleep mode, if a remote wake-up event is detected, the device will automatically enter standby mode immediately, and the low level on the RXD pin will indicate that the wake-up process is used to send an interrupt flag to the MCU.

Setting pin SLP\_N high during Standby mode results in the following events:

(1) A change into Normal mode if the high level on pin SLP\_N has been maintained for a certain time period ( $t_{gotonorm}$ ).

(2) An immediate reset of the wake-up request signal on pin RXD.

**Normal mode:** Only in Normal mode the receiver and transmitter are active and the SIT1027 is able to transmit and receive data via the LIN bus. The high level of bus represents recessive and low level represents dominant. The receiver detects the data stream on the LIN bus and outputs it to the microcontroller via pin RXD. Normal mode is entered as a high level on pin SLP\_N and maintained for a time of at least t<sub>gotonorm</sub> while the SIT1027 is in Sleep, Power-up or Standby mode. The Sleep mode is entered by setting pin SLP\_N low for longer than t<sub>gotosleep</sub>.

**Power-on mode:** If the voltage on  $V_{BAT}$  is less than the low-level reset threshold  $V_{th(VBATL)L}$  when powering

on, the SIT1027 is in power-on reset mode and all input and output functions are disabled; when the voltage on  $V_{BAT}$  is greater than the high-level reset threshold  $V_{th(VBAT) H}$ , SIT1027 enters sleep mode.

### 6 Wake Up Events

In sleep mode, the device can be waken up by the following two ways:

(1) Remote wake-up via pin LIN;

(2) Wake up directly via mode transition. If SLP\_N is held HIGH for  $t_{gotonorm}$ , the device will switch from sleep mode to normal mode.

### 7 Remote Wake Up Events

LIN pin remote wake-up: When the LIN pin is pulled down to a low level through a falling edge, a rising edge appears at the next moment, and the low-level hold time between the rising edge and the falling edge at the previous moment is greater than  $t_{wake (dom) LIN}$ , The process is regarded as effective remote wake-up (as shown in Figure 5).

After the remote wake-up, the wake-up request event interrupts the microcontroller with the low level of the RXD pin as the indicator signal.



Fig 4. State diagram



| Mode     | SLP_N | RXD                              | Transmitter | Remarks                                   |
|----------|-------|----------------------------------|-------------|-------------------------------------------|
| Sleep    | low   | floating                         | off         | no wake-up request detected               |
| Standby  | low   | low                              | off         | wake-up requestdetected                   |
| Normal   | high  | recessive: high<br>dominant: low | on          | Enable bus signal shaping                 |
| Power-on | low   | floating                         | off         | Disable all input and output<br>functions |

Table 2. Working status of SIT1027 in each mode



Fig 5. Remote wake-up behavior



# Limiting values

| Parameter              | Symbol             | Conditions                       | Range      | Unit |
|------------------------|--------------------|----------------------------------|------------|------|
| battery supply voltage | V <sub>BAT</sub>   | with respect to GND              | -0.3 ~ +42 | V    |
| voltage on nin TVD     | V <sub>TXD</sub>   | I <sub>SLP_N</sub> no limitation | -0.3 ~ +6  | V    |
| voltage on pin TXD     | V TXD              | $I_{SLP_N} < 500 \mu A$          | -0.3 ~ +7  | v    |
| valtage on nin DVD     | V                  | I <sub>SLP_N</sub> no limitation | -0.3 ~ +6  | V    |
| voltage on pin RXD     | V <sub>RXD</sub>   | $I_{SLP_N} < 500 \mu A$          | -0.3 ~ +7  | v    |
| voltage en nin SLD N   | V                  | I <sub>SLP_N</sub> no limitation | -0.3 ~ +6  | V    |
| voltage on pin SLP_N   | V <sub>SLP_N</sub> | $I_{SLP_N} < 500 \mu A$          | -0.3 ~ +7  | v    |
| voltage on pin LIN     | V <sub>LIN</sub>   | with respect to GND              | -42 ~ +42  | V    |
| virtual junction       | т.                 |                                  | -40 ~ 150  | °C   |
| temperature            | $T_{vj}$           |                                  | -40 ~ 150  | C    |
| storage temperature    | $T_{stg}$          |                                  | -55 ~ 150  | °C   |

The maximum limit parameters means that exceeding these values may cause irreversible damage to the device. Under these conditions, it is not conducive to the normal opration of the device. The continuous operation of the device at the maximum allowable rating may affect the reliability of the device. The reference point for all voltages is ground.



Static characteristics

| Parameter                                    | Symbol                                | Conditions                                                                                                   | Min      | Тур | Max  | Unit    |
|----------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------|----------|-----|------|---------|
| Supply                                       | ł                                     | <u></u>                                                                                                      | •        |     |      | <b></b> |
|                                              |                                       | Sleep mode<br>bus recessive<br>(V <sub>LIN</sub> =V <sub>BAT</sub> ;<br>V <sub>SLP_N</sub> =0V)              | 1        | 4   | 10   | μΑ      |
|                                              |                                       | Sleep mode<br>bus dominant<br>(V <sub>LIN</sub> =V <sub>BAT</sub> ;<br>V <sub>SLP_N</sub> =0V)               | 100      | 400 | 1000 | μΑ      |
|                                              |                                       | Standby mode;<br>bus recessive<br>(V <sub>LIN</sub> =V <sub>BAT</sub> ;<br>V <sub>SLP_N</sub> =0V)           | 1        | 4   | 10   | μΑ      |
| battery supply<br>current                    | I <sub>BAT</sub>                      | Standby mode;<br>bus dominant<br>(V <sub>BAT</sub> =12V;<br>V <sub>LIN</sub> =0V;<br>V <sub>SLP_N</sub> =0V) | 100      | 400 | 1000 | μΑ      |
|                                              |                                       | Normal mode;<br>bus recessive<br>$(V_{LIN}=V_{BAT};$<br>$V_{TXD}=5V;$<br>$V_{SLP_N}=5V)$                     | 100      | 130 | 300  | μΑ      |
|                                              |                                       | Normal mode;<br>bus dominant<br>$(V_{BAT}=12V;$<br>$V_{TXD}=0V;$<br>$V_{SLP_N}=5V)$                          | 0.5      | 1.1 | 2    | mA      |
| Power-on reset                               |                                       |                                                                                                              |          |     |      |         |
| low-level $V_{BAT}$ reset threshold voltage  | V <sub>th</sub> (V <sub>BATL</sub> )L |                                                                                                              | 3.9      | 4.4 | 4.7  | V       |
| high-level $V_{BAT}$ reset threshold voltage | V <sub>th</sub> (V <sub>BATL</sub> )H |                                                                                                              | 4.2      | 4.7 | 5.1  | V       |
| $V_{BAT}$ reset hysteresis voltage           | V <sub>hys</sub> (V <sub>BATL</sub> ) |                                                                                                              | 0.05     | 0.3 | 1    | V       |
| Pin TXD                                      | ļ                                     | ļ                                                                                                            | <u> </u> |     |      | 1       |



| 1 . 1 . 1                                                                   |                          |                                                                                  |                     |     |                               |    |
|-----------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------------------------|---------------------|-----|-------------------------------|----|
| high-level input<br>voltage                                                 | V <sub>IH</sub>          |                                                                                  | 2                   |     | 7                             | v  |
| low-level input<br>voltage                                                  | V <sub>IL</sub>          |                                                                                  | -0.3                |     | +0.8                          | V  |
| hysteresis voltage                                                          | V <sub>hys</sub>         |                                                                                  | 50                  | 200 | 400                           | mV |
| pull-down resistance<br>on pin TXD                                          | R <sub>PD(TXD)</sub>     | V <sub>TXD</sub> =5V                                                             | 50                  | 125 | 400                           | kΩ |
| Pin SLP_N                                                                   |                          | 1                                                                                |                     |     |                               |    |
| high-level input<br>voltage                                                 | V <sub>IH</sub>          |                                                                                  | 2                   |     | 7                             | V  |
| low-level input<br>voltage                                                  | V <sub>IL</sub>          |                                                                                  | -0.3                |     | 0.8                           | V  |
| hysteresis voltage                                                          | V <sub>hys</sub>         |                                                                                  | 50                  | 200 | 400                           | mV |
| pull-down resistance<br>on pin SLP N                                        | R <sub>PD(SLP_N)</sub>   | V <sub>SLP_N</sub> =5V                                                           | 100                 | 250 | 650                           | kΩ |
| Pin RXD                                                                     |                          | 1                                                                                | 1                   |     |                               |    |
| low-level output<br>current                                                 | I <sub>OL</sub>          | Normal mode;<br>V <sub>RXD</sub> =0.4V;<br>V <sub>LIN</sub> =0V                  | 2                   | -   | -                             | mA |
| high-level leakage<br>current                                               | I <sub>LH</sub>          | Normal mode;<br>V <sub>RXD</sub> =5V;<br>V <sub>LIN</sub> =V <sub>BAT</sub>      | -5                  | -   | 5                             | μΑ |
| Pin LIN                                                                     |                          | •                                                                                |                     |     |                               | ,  |
| current limitation for<br>driver dominant<br>state                          | I <sub>BUS_LIM</sub>     | V <sub>TXD</sub> =0V;<br>V <sub>LIN</sub> =V <sub>BAT</sub> =18V                 | 40                  | -   | 100                           | mA |
| receiver recessive<br>input leakage<br>current                              | I <sub>BUS_PAS_rec</sub> | $V_{TXD}=5V;$<br>$V_{LIN}=18V;$<br>$V_{BAT}=5.5V$                                | -                   | -   | 10                            | μΑ |
| receiver dominant<br>input leakage<br>current including<br>pull-up resistor | I <sub>BUS_PAS_dom</sub> | 正常模式;<br>V <sub>TXD</sub> =5V;<br>V <sub>LIN</sub> =0V;<br>V <sub>BAT</sub> =12V | -600                | -   | -                             | μΑ |
| loss-of-ground bus<br>current                                               | I <sub>L(log)</sub>      | V <sub>BAT</sub> =18V;<br>V <sub>LIN</sub> =0V                                   | -1000               | -   | 10                            | μΑ |
| loss-of-battery bus<br>current                                              | I <sub>L(lob)</sub>      | V <sub>BAT</sub> =0V;<br>V <sub>LIN</sub> =18V                                   | -                   | -   | 10                            | μΑ |
| receiver dominant input voltage                                             | V <sub>th(dom)RX</sub>   |                                                                                  |                     |     | $0.4 \mathrm{V}_\mathrm{BAT}$ | V  |
| receiver recessive input voltage                                            | V <sub>th(rec)RX</sub>   |                                                                                  | 0.6V <sub>BAT</sub> |     |                               | V  |



| receiver center<br>voltage       | Vth(RX)cntr            | $V_{th(RX) cntr} = (V_{th(rec)RX} + V_{th(dom)RX})/2$                                                           | 0.475V <sub>BAT</sub> | $0.5  \mathrm{V}_{\mathrm{BAT}}$ | $0.525 V_{BAT}$ | V  |
|----------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------|-----------------|----|
| receiver hysteresis<br>voltage   | V <sub>th(hys)RX</sub> | $V_{th(hys)RX} = V_{th(rec)RX} - V_{th(dom)RX}$                                                                 |                       |                                  | $0.175 V_{BAT}$ | V  |
| slave resistance                 | R <sub>slave</sub>     | connected between<br>pins LIN and<br>$V_{BAT}$ ;<br>$V_{LIN}=0V$ ;<br>$V_{BAT}=12V$ ;<br>$V_{TXD}=V_{SLP_N}=5V$ | 20                    | 30                               | 60              | kΩ |
| capacitance on pin<br>LIN        | C <sub>LIN</sub>       |                                                                                                                 |                       |                                  | 30              | pF |
| dominant output                  |                        | Normal mode;<br>$V_{TXD}=0V;$<br>$V_{BAT}=7V$                                                                   |                       |                                  | 1.4             | V  |
| voltage                          | V <sub>o(dom)</sub>    | Normal mode;<br>$V_{TXD}=0V;$<br>$V_{BAT}=18V$                                                                  |                       |                                  | 2.0             | V  |
| Thermal shutdown                 |                        |                                                                                                                 |                       |                                  |                 |    |
| shutdown junction<br>temperature | T <sub>j(sd)</sub>     |                                                                                                                 | 150                   | 175                              | 200             | °C |

(Unless specified otherwise;  $5.5V \le V_{BAT} \le 27V$ ,  $-40^{\circ}C \le T_{vj} \le 150^{\circ}C$ ; typical in  $V_{BAT} = 12V$ ,  $T_{vj} = 25^{\circ}C$ .)



# Dynamic characteristics

**SIT1027** 

| Parameter                  | Symbol                             | Conditions                                                                                                                                                                                                                   | Min   | Тур                                          | Max   | Unit |
|----------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------|-------|------|
| Duty cycles                |                                    |                                                                                                                                                                                                                              |       |                                              |       |      |
| duty cycle 1               | δ1 [1][2]                          | $\label{eq:Vth} \begin{array}{ c c c } V_{th(rec)(max)} = 0.744 \times V_{BAT}; \\ V_{th(dom)(max)} = 0.581 \times V_{BAT}; \\ t_{bit} = 50 \mu s; \\ V_{BAT} = 7V \sim 18V \qquad Fig \ 6 \end{array}$                      | 0.396 |                                              |       |      |
| duty cycle 1               | 01 [1][1]                          | $\begin{tabular}{ c c c c c } $V_{th(rec)(max)}=0.76 \times V_{BAT};$$$$$$$$$$$$$$$$$V_{th(dom)(max)}=0.593 \times V_{BAT};$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$                                                             | 0.396 |                                              |       |      |
|                            | δ2 [2][3]                          | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                                                        |       |                                              | 0.581 |      |
| duty cycle 2               | 02 [2][2]                          |                                                                                                                                                                                                                              |       |                                              | 0.581 |      |
|                            | 52 [1][2]                          | $ \begin{array}{l} V_{th(rec)(max)} = 0.778 \times V_{BAT}; \\ V_{th(dom)(max)} = 0.616 \times V_{BAT}; \\ t_{bit} = 96 \mu s; \\ V_{BAT} = 7V \sim 18V  Fig \ 6 \end{array} $                                               | 0.417 |                                              |       |      |
| duty cycle 3               | δ3 [1][2]                          | $\label{eq:Vth} \begin{array}{ c c c c c } \hline V_{th(rec)(max)} = 0.797 \times V_{BAT}; \\ V_{th(dom)(max)} = 0.630 \times V_{BAT}; \\ \hline t_{bit} = 96 \mu s; \\ V_{BAT} = 5.5 V \sim 7 V \qquad Fig \ 6 \end{array}$ | 0.417 |                                              |       |      |
|                            |                                    | $V_{th(rec)(min)}=0.389\times V_{BAT};$<br>$V_{th(dom)(min)}=0.251\times V_{BAT};$<br>$t_{bit}=96\mu s;$<br>$V_{BAT}=7.6V\sim 18V  Fig 6$                                                                                    |       |                                              | 0.590 |      |
| duty cycle 4               | δ4 <sup>[2][3]</sup>               | $V_{th(rec)(min)}=0.378\times V_{BAT};$<br>$V_{th(dom)(min)}=0.242\times V_{BAT};$<br>$t_{bit}=96\mu s;$<br>$V_{BAT}=6.1V\sim 7.6V \text{ Fig } 6$                                                                           |       |                                              | 0.590 |      |
| Timing characteristi       | cs                                 | •                                                                                                                                                                                                                            |       | <u>.                                    </u> |       |      |
| receiver propagation delay | t <sub>PD(RX)</sub> <sup>[4]</sup> |                                                                                                                                                                                                                              |       |                                              | 6     | μs   |



| receiver propagation<br>delay symmetry | t <sub>PD(RX)sym</sub> <sup>[4]</sup> |            | -2 |    | 2   | μs |
|----------------------------------------|---------------------------------------|------------|----|----|-----|----|
| LIN dominant<br>wake-up time           | t <sub>wake(dom)LIN</sub>             | Sleep mode | 30 | 80 | 150 | μs |
| go to normal time                      | t <sub>gotonorm</sub>                 |            | 2  | 5  | 10  | μs |
| go to sleep time                       | t <sub>gotosleep</sub>                |            | 2  | 5  | 10  | μs |

(Unless specified otherwise;  $5.5V \le V_{BAT} \le 27V$ ,  $-40^{\circ}C \le T_{vj} \le 150^{\circ}C$ ; typical in  $V_{BAT} = 12V$ ,  $T_{vj} = 25^{\circ}C$ .)

[1] 
$$\delta 1, \delta 3 = \frac{t_{bus(rec)(min)}}{2 \times t_{bit}}$$

[2] Bus load conditions are: (1)  $C_L=1nF$ ,  $R_L=1k\Omega$ ; (2)  $C_L=6.8nF$ ,  $R_L=660\Omega$ ; (3)  $C_L=10nF$ ,  $R_L=500\Omega$ 

 $[3] \quad \delta 2, \delta 4 = \frac{t_{bus(rec)(max)}}{2 \times t_{bit}}$ 

[4] Load condition pin RXD:  $C_{TXD}$ =20pF,  $R_{RXD}$ =2.4k $\Omega$ 



Fig 6. Timing diagram LIN transceiver



Fig 7. Typical application of the SIT1027



Fig 8. Timing test circuit for LIN transceiver

# **SOP8** Dimensions

| PACKAGE SIZE |         |         |         |  |  |
|--------------|---------|---------|---------|--|--|
| SYMBOL       | MIN./mm | TYP./mm | MAX./mm |  |  |
| А            | 1.40    | -       | 1.80    |  |  |
| A1           | 0.10    | -       | 0.25    |  |  |
| A2           | 1.30    | 1.40    | 1.50    |  |  |
| b            | 0.38    | -       | 0.51    |  |  |
| D            | 4.80    | 4.90    | 5.00    |  |  |
| Е            | 3.80    | 3.90    | 4.00    |  |  |
| E1           | 5.80    | 6.00    | 6.20    |  |  |
| e            |         | 1.27BSC |         |  |  |
| L            | 0.40    | 0.60    | 0.80    |  |  |
| с            | 0.20    | -       | 0.25    |  |  |
| θ            | 0°      | -       | 8°      |  |  |









# HVSON8 / DFN3\*3-8 Dimensions

# **Ordering Information**

| TYPE NUMBER | TEMPERATURE | PACKAGE                                             |
|-------------|-------------|-----------------------------------------------------|
| SIT1027T    | -40°C~150°C | SOP8                                                |
| SIT1027TK   | -40°C~150°C | HVSON8 / DFN3*3-8,<br>small outline package, no pin |

SOP8 is packed with 2500 pieces/disc in braided packaging, with small outline package and 5000 pieces / disc in lead free packaging.

#### Important statement

SIT reserves the right to change the above-mentioned information without prior notice.